MEDIUM POWER VOLTAGE MULTIPLIERS WITH A LARGE NUMBER OF STAGES

W. T. Harrigill and I. T. Myers

National Aeronautics and Space Administration
Lewis Research Center
Cleveland, Ohio 44135

ABSTRACT

Voltage multiplier techniques were extended at medium power levels to larger multiplication ratios. A series of DC-DC converters were built, with from 20 to 45 stages and with power levels up to 100 watts. Maximum output voltages were about 10,000 volts.

INTRODUCTION

Previous work (1-5) has proven that capacitor diode voltage multiplier (CDVM) DC-DC conversion with efficiencies up to 96 percent and at power levels up to 1 kW is possible. The multiplication factor, or ratio of DC output to DC input voltage in this previous work was about 8 or 10. This paper discusses the extension of this multiplication ratio for medium power multipliers, and explores large multiplication ratios in terms of efficiency, weight, and operating characteristics. Multipliers with twenty to forty-five stages were examined both analytically and experimentally. Emphasis was placed on high efficiency and light weight. Some large multiplication ratio work has already been reported in the literature (6-11). However, the converters were of low power and efficiency was not of primary concern.

EQUATIONS FOR LOAD VOLTAGE DROOP, OUTPUT RIPPLE, AND LOSSES

The voltage multiplier used was of the type shown in figure 1. The multiplication ratio, at low power, is approximately equal to the number of stages. Each stage includes 2 capacitors and 2 diodes. Descriptions of the transistor drive and control circuits have previously been reported (1-4) and will not be repeated here.

The output voltage was determined using techniques previously described by Harrigill and Myers (1-4), Brugler (12), and Borneman (13). The average value of the load voltage, \( V_L \), is:

\[
V_L = sV_i - \frac{i_L(s)(s + 1)(2s/3 + 1/12)}{fC}
\]  

where

- \( s \) number of multiplier stages
- \( i_L \) load current
- \( f \) chopping frequency
- \( C \) individual capacitor values
- \( V_i \) input voltage

For large values of \( s \), the average output voltage, within a few percent, can be written as:

\[
V_L = sV_i - \frac{2i_L s^3}{3fC}
\]  

The first term, \( sV_i \), is the no load voltage and may be considered analogous to the internal voltage of a generator. The second term, \( 2i_L s^3/3fC \), is the load voltage droop due to capacitor charging losses in the voltage multiplier.

This series voltage drop in the voltage multiplier gives rise to a power loss of \( 2i_L s^3/3fC \).

In addition to the DC output voltage \( V_L \), a ripple voltage \( V_R \) with a frequency of \( f \) is superimposed on the output. This ripple voltage has a peak to peak value of

\[
V_R = \frac{i_L(s)(s + 1)}{2fC}
\]  

For large multiplication ratios, the droop voltage, which is a function of \( s^3 \), is much larger than the ripple voltage, which is a function of \( s^2 \).

In addition to the capacitor charging loss, there are other losses. See reference (2) and tables I and II. Note that one loss is proportional to \( i_L^2 \), several are proportional to \( i_L \), and some are independent of \( i_L \). This suggests that a maximum efficiency exists at some load current. In order to determine this point of maximum efficiency, an expression for efficiency in terms of \( i_L \) was formulated and its derivative with respect to load current set equal to zero. The efficiency \( \eta \) is equal to

STAR Category 20

U.S. Government work not protected by U.S. copyright.
\[ P_{\text{input}} = P_{\text{losses}} \] 

\[ \frac{P_{\text{input}}}{P_{\text{input}}} = I_{\text{input}} V_{\text{input}} \] 

For a well designed voltage multiplier, the input current is very nearly equal to the number of stages \( s \) times the load current.

Thus

\[ \eta = \frac{i_L sV - k_1 V - k_2 sV_i - k_3 sV_i^2}{i_L sV} \] 

where \( k_1, k_2 \) and \( k_3 \) are constants defined by:

\[ k_1 = 2C_{\text{R}}Vf + 2C_{\text{D}}Vf + 4s + \frac{2i_{\text{off}}}{s} \] 

\[ k_2 = \frac{2V_{\text{OFF}}}{V} + \frac{2V_f}{V} + \frac{2s^2}{3} \left( \frac{\tau_{\text{T}}}{\tau_{\text{ID}}} \right)^2 + \frac{2}{3} \left( \frac{\tau_{\text{D}}}{\tau_{\text{ID}}} \right)^2 \] 

\[ k_3 = (s + 1)(2s + 3) \] 

where the symbols have been previously defined.

The losses given by \( sVk_1 \) are independent of load current, the losses given by the \( k_2 \) term \( (sV - V_L) \) are proportional to load current, and the \( k_3 \) term losses \( 2s^2/3FC \) are proportional to the square of the load current. The efficiency \( \eta \) can then be written in terms of \( k_1, k_2, k_3 \) and \( i_L \) as

\[ \eta = 1 - \frac{k_1}{i_L} = k_2 - k_3 i_L \] 

Setting \( d\eta / di_L = 0 \) gives

\[ i_L (\text{max efficiency}) = \sqrt{\frac{k_1}{k_3}} \] 

and

\[ \eta_{\text{max}} = 1 - 2\sqrt{k_1 k_3} - k_2 \] 

The trend in the efficiency versus load current curve, and the variation in efficiency with the number of stages \( s \), is shown in the experimental results section.

**OPTIMIZING THE NUMBER OF STAGES FOR A GIVEN OUTPUT VOLTAGE**

It is desirable to select the minimum size (and weight) multiplier for a given application. The output voltage for a voltage multiplier of the type shown in figure 1 was given in equation (1) as

\[ V_L = \frac{sv - (s + 1)(2s + 3 + 1/12)i_L}{fC} \]

The value of capacitance \( C \) required for each position in the multiplier is:

\[ C = \frac{s(s + 1)(2s + 3 + 1/12)i_L}{f(sV - V_L)} \]

Normally, \( i_L \) and \( V_L \) are fixed by the load. The frequency \( f \) is also fixed or limited by stray inductances or losses. The number of stages \( s \), however, may be varied.

The total capacitance \( C_T \) is

\[ C_T = 2sC \]

One can now determine the optimum \( s \) by differentiation of \( C_T \) with respect to \( s \), and setting the resultant expression equal to zero. From a strict mathematical standpoint this is not possible, since \( s \) occurs in discrete, integral values. For this treatment, however, \( s \) will be considered continuous, and the nearest integral value taken.

\[ \frac{dC_T}{ds} = \frac{sV - V_L}{f(SV - V_L)^2} \]

\[ = \frac{i_L (sV - V_L)}{f(SV - V_L)^2} \]

If we take the case with large \( s \)

\[ (sV - V_L)2s^2 = \frac{2s^3}{3}, \text{ or } s = \frac{3}{2} \]

Substituting into the expression for \( C_T \), again for the case of large \( s \), gives:

\[ C_T = \frac{27V_L^3}{2sV} \]

and the capacitance per unit stage is

\[ C = \frac{C_T}{2s} = \frac{9V_L^3}{2sV} \]

Since the efficiency of the converter is \( i_L V/Li_{\text{in}}V \), and the input current is very closely equal to \( si_L \), for the minimum total capacitance case the efficiency \( \eta_M \) is
EXPERIMENTAL RESULTS

A series of large multiplication ratio voltage multipliers were built using 10 microfarad polyvinylidene fluoride capacitors and fast switching diodes. The input was 255 V dc. Switching was provided by npn transistors driven by small pulse transformers. The operational parameters of the multiplier are given in table III.

Alternate circuit approaches could have been taken. For example, a bridge circuit could have been used for the switching transistors, providing double the voltage output with the same number of stages. However, this would require 4 transistors instead of two. No regulator was used, although one could have been incorporated. (See ref. 3). The purpose of this work was to develop the technology of large multiplication ratio voltage multiplier power supplies for high power rf tubes; regulation, ripple, dynamics response and other requirements will depend upon the particular application involved.

Figure 2 gives the voltage change with load for different multiplications. (25 stages means 25 times multiplication) Calculated load voltages are given by the solid lines. Agreement between calculated and experimental results are seen to be reasonably good. Figure 3 shows the efficiency as a function of load with the number of multiplier stages as a parameter. As expected, the efficiency decreases with increasing number of stages, but still remains in the middle and high 80 percent range for reasonable capacitor sizes. As can be seen from figure 3, 100 watts was near the peak in the efficiency curve. For applications where somewhat lower efficiencies could be tolerated, it would be possible to operate the multiplier at higher power with the same capacitors. In general, the ripple was small, of the order of one percent, due to the self filtering action of the multiplier capacitors.

CONCLUSIONS

Medium power, high multiplication ratio voltage multiplier DC-DC converters were investigated. The following results and conclusions were obtained.

1. A series of capacitor diode voltage multipliers with 20 to 45 stages were built and evaluated. A multiplier with 45 stages and 10,000 volts output demonstrated 83 percent efficiency at 100 watts output power.

2. Experimental measurements plus analysis indicates the efficiency of a given configuration of voltage multiplier increases with power output, goes through a maximum, and decreases at higher power.

3. The power level corresponding to the point of maximum efficiency may be varied by varying the amount of capacitance in the multiplier.

4. The efficiency decreases with increasing number of multiplier stages.

5. No fundamental limits to higher multiplications were found.

6. Large power high multiplication ratio voltage multipliers can be built, within component limitations.

7. Theoretical predictions of efficiency and voltage output agree reasonably well with measured values.

REFERENCES


---

**TABLE I. - DEFINITION OF SYMBOLS**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>$C_{DR}$</td>
<td>reverse junction capacitance of diode, F</td>
</tr>
<tr>
<td>$C_{TR}$</td>
<td>transistor &quot;off&quot; junction capacitance, F</td>
</tr>
<tr>
<td>$C$</td>
<td>unit CDVM capacitance, F</td>
</tr>
<tr>
<td>$f$</td>
<td>frequency, Hz</td>
</tr>
<tr>
<td>$i_{DR}$</td>
<td>reverse leakage current of diodes, A</td>
</tr>
<tr>
<td>$i_L$</td>
<td>load current, A</td>
</tr>
<tr>
<td>$i_{T,off}$</td>
<td>transistor &quot;off&quot; dc leakage current, A</td>
</tr>
<tr>
<td>$s$</td>
<td>number of stages</td>
</tr>
<tr>
<td>$V_{DF}$</td>
<td>diode conduction drop, V</td>
</tr>
<tr>
<td>$V_d$</td>
<td>transistor drive voltage, V</td>
</tr>
<tr>
<td>$V_i$</td>
<td>input voltage, V</td>
</tr>
<tr>
<td>$V_{TF}$</td>
<td>transistor average forward conduction drop, V</td>
</tr>
<tr>
<td>$\beta$</td>
<td>chopper transistor current gain</td>
</tr>
<tr>
<td>$\tau_D$</td>
<td>diode switching time, sec</td>
</tr>
<tr>
<td>$\tau_{ID}$</td>
<td>period of diode current, sec</td>
</tr>
<tr>
<td>$\tau_{IT}$</td>
<td>period of transistor input current, sec</td>
</tr>
<tr>
<td>$\tau_T$</td>
<td>transistor turn on time, sec</td>
</tr>
</tbody>
</table>

**TABLE II. - LOSSES IN VOLTAGE MULTIPLIER**

<table>
<thead>
<tr>
<th>Loss type</th>
<th>Formula for loss</th>
</tr>
</thead>
<tbody>
<tr>
<td>Capacitor charging loss</td>
<td>$\frac{2i^2\tau}{3}\frac{C_{DR}}{V}$</td>
</tr>
<tr>
<td>Diode reverse junction charging loss</td>
<td>$\frac{2sC_{DR}V^2}{f}$</td>
</tr>
<tr>
<td>Transistor reverse junction charging loss</td>
<td>$2C_{TR}V^2f$</td>
</tr>
<tr>
<td>Diode forward conduction losses</td>
<td>$2sV_{DF}i_L$</td>
</tr>
<tr>
<td>Transistor forward conduction losses</td>
<td>$2V_{TF}i_L$</td>
</tr>
<tr>
<td>Diode reverse bias dc leakage losses</td>
<td>$4V_i^2i_{DR}^8$</td>
</tr>
<tr>
<td>Transistor &quot;off&quot; dc leakage losses</td>
<td>$2\tau_{T,off}V_i^2$</td>
</tr>
<tr>
<td>Transistor base drive loss</td>
<td>$2\tau_{L,d}V_i^2/\beta$</td>
</tr>
<tr>
<td>Transistor switching losses</td>
<td>$(2\tau_{T,off}V_i^2s/3)(\tau_{T,off}/\tau_{TF})^2$</td>
</tr>
<tr>
<td>Diode switching losses</td>
<td>$(2\tau_{L,d}V_i^2s/3)(\tau_{ID}/\tau_{ID})^2$</td>
</tr>
</tbody>
</table>

**TABLE III. - EXPERIMENTAL PARAMETERS**

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input voltage</td>
<td>255 V dc</td>
</tr>
<tr>
<td>Output voltages</td>
<td>5000-11,000 V dc</td>
</tr>
<tr>
<td>Output power</td>
<td>30-120 W</td>
</tr>
<tr>
<td>Switching frequency</td>
<td>50 kHz</td>
</tr>
</tbody>
</table>
Figure 1. - Capacitor diode voltage multiplier.

Figure 2. - Open loop voltage regulation of high multiplication voltage multipliers.

Figure 3. - Efficiency of high multiplication voltage multipliers.