Abstract—We report on the design and testing of a custom application-specific integrated circuit (ASIC) that has been developed as a key component of the Boston retinal prosthesis. This device has been designed for patients who are blind due to age-related macular degeneration or retinitis pigmentosa. Key safety and communication features of the low-power ASIC are described, as are the highly configurable neural stimulation current waveforms that are delivered to its greater than 256 output electrodes. The ASIC was created using an 0.18 micron Si fabrication process utilizing standard 1.8 volt CMOS transistors as well as 20 volt lightly doped drain FETs. The communication system receives frequency-shift keyed inputs at 6.78 MHz from an implanted secondary coil, and transmits data back to the control unit through a lower-bandwidth channel that employs load-shift keying. The design’s safety is ensured by on-board electrode voltage monitoring, stimulus charge limits, error checking of data transmitted to the implant, and comprehensive self-test and performance monitoring features. Each stimulus cycle is initiated by a transmitted word with a full 32-bit error check code. Taken together, these features allow researchers to safely and wirelessly tailor retinal stimulation and vision recovery for each patient.

I. INTRODUCTION

The retinal neural network is a part of the brain with well-understood geographic organization; patients have provided detailed feedback on its response to electrical stimuli [1]. Advances in micro-fabrication, electronics, materials, surgical techniques and research have enabled the Boston Retinal Implant group (BRIP) to build an advanced device, which our team chose to do prior to performing long-term human implants. We report on the application specific integrated circuit (ASIC) that forms the heart of our new prosthetic, the wireless means used to communicate data to and from our device, and the means for processing input images gathered from a video camera mounted on glasses worn by the patient. Our results will pave the way toward human trials, and, we hope, a real improvement in quality-of-life for implant recipients.

II. ASIC DESIGN AND TESTING

A. System Description

The core element of our retinal prosthesis is the ASIC that serves as its communication and control center. It is designed to receive information from an external controller, control the electrode drivers, and transmit outbound data. The ‘reverse’ telemetry includes monitoring of electrode voltage waveform data to ensure the safety of the patient and the long-term integrity of the electrodes, and data to support the debugging of implanted devices or lab experiments.

Figure 1 shows a block diagram of the BR12 ASIC. In the upper left, a bandgap voltage reference (VRF) and an
external resistor allow the REF block to distribute constant voltage and constant current references across the 5x5mm System on Chip (SoC). The TMP block generates a current proportional to absolute temperature that is used to sense changes in die temperature. The PWR block regulates on-chip power supplies, while the RCV and XMT blocks communicate with the external controller using frequency-shift-keying (FSK) and load-shift-keying (LSK), respectively. A synthesized digital control logic block interfaces between the RCV and XMT blocks and the array of electrode drivers (DRV), as well as on the on-chip analog test multiplexors (ATST) that feed dual ADC’s, and the electrode voltage monitor (DRVMON) that checks for charge buildup on electrodes. An on-chip memory (MEM) captures the output of the dual ADC’s or any of a wide range of other on-chip digital signals, with a configurable sample rate and start time.

![Fig. 1. BRI2 ASIC block diagram.](image)

**TABLE 1**

<table>
<thead>
<tr>
<th>BRI2 Implant ASIC Technical Specifications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Power: 6.78 MHz carrier, ~30 mW transmitted</td>
</tr>
<tr>
<td>Data: 565 Kbps inbound, 70 Kbps outbound</td>
</tr>
<tr>
<td>Electrode Current: 0 – 127 µA in 1 µA steps</td>
</tr>
<tr>
<td>Stimulus Pulse width: 17.7 – 4500 µsec; up to +/- 8 V</td>
</tr>
</tbody>
</table>

Safety features include stimulus charge limits, error checking on data transmission, comprehensive self-test and performance monitoring, and configuration pins to change operating modes or to lock out settings that might somehow cause harm. This allows debugging and optimization of performance in the lab, and management of risk. A robust ACK-only protocol with strong error checking is used to communicate with the implant ASIC. Each message from the external controller can result in a set of stimulus pulses on a subset of the electrodes, and generates a corresponding response from the implant ASIC with chip and electrode status, and any other requested data. Radio communication errors are nearly eliminated by the use of 32-bit CRCs, reducing the probability of accepting a corrupted message to $2^{-10}$. No individual message can cause harm, and messages with a bad CRC merely result in missing stimulus pulses. Several features also work to ensure operation with safe levels of electrode polarization. While allowing both high-current short pulses and low-current long pulses, the ASIC has hardware-enforced charge limits, guided by our prior electrode characterization work [5]. Configuration pins allow the limits to be changed for compatibility with a range of electrode sizes. Each electrode is grounded (shorted to the case) for at least 200 µsec before any stimulus, and its voltage is monitored to ensure that the electrode is fully depolarized, and monitored again after the initial W1 pulse to ensure that electrode polarization is within safe limits (see Figure 2). The VDDH and VSS power supplies prevent excessively large voltages from being driven on electrodes. In addition, the integrated ADCs periodically sample the voltage waveforms on each electrode, sending back detailed measurements to the external controller; this allows open and short circuits to be detected, as well as changes in electrode-tissue impedance and responses over time. To reduce bandwidth requirements, an efficient message organization is used. Forward and reverse channels operate simultaneously while stimuli are ongoing. In fact, restricting the stimuli to charge-balanced waveforms for safety also reduces the degrees of freedom, and thus the number of bits needed to describe the waveforms. Figure 2 shows a first command received from the external controller (RxCommand1), which initiates a set of stimulus pulses while the subsequent RxCommand2 is being received. The commands specify the time width W1 and the sign of current for the initial pulse, along with the inter-phase width Wip and the complementary pulse width W2. For charge balance, I2 = I1 * (W1/W2).

![Fig. 2. Electrode stimulus control and waveform.](image)

Any subset of electrodes can be driven in a given stimulus cycle, and electrodes can be configured as sources of current or as local current sinks (returns) to provide current steering capabilities. There is considerable flexibility in pulse repetition rate, and a 60 Hz refresh of all electrodes can be wirelessly commanded as needed. Power consumption is minimized in a number of ways, which ultimately limits the RF energy the recipient must be exposed to while the implant is active. Analog bias currents are typically 1µA, and are distributed to local current mirrors shared by the electrode drivers, which consume no power during the majority of the time that they are not enabled; brief power-up transients are charge-matched to first order between positive and negative voltage sources.

The ability to connect almost any analog node, including all electrodes, to on-chip ADC’s for waveform transmission back to the external controller, or to an on-chip DAC, enabled testing of much of the analog circuitry. A similar ability to capture or drive many digital signals, along with a
built-in scan test, also allowed faults to be detected.

A micrograph of the BRI2 retinal implant die is shown in Figure 3. Part of the electrode driver array is in the upper two thirds of the image, and centralized bias circuitry is at the lower right; both are under a power and signal grid in the thick top metal layer. The die was fabricated in IBM’s high-voltage 0.18µm CMOS process, with 20V LD MOSFETs.

B. Verification: ASIC, Power and Data Transmission

Bench testing of the ASIC using series RC electrode models was performed (see Fig. 4). The lower trace in Figure 4 represents an end-of-stimulus pulse, upon which the electrode is shorted to the current return (GND) that is connected to the platinum-coated, laser-welded Ti package.

Figure 5 shows the external transmitter (EXTXMT) with its Class E power amplifier connected to a resonant capacitance in parallel with a 7µH primary coil (mounted in glasses that patients will wear). The 4.4µH secondary coil, implanted around the cornea, is approximately 1cm from the glasses, with coupling factor $k \approx 0.14$. Previous testing by our group showed that at a typical maximum angular displacement from normal alignment of the primary and secondary coils of 15 degrees due to eye movement, the transmitted power dropped off by 10% [9]. A resonant capacitor was included on a small board inside the titanium enclosure, along with Schottky diodes and capacitors to half-wave rectify a positive and negative supply relative to GND. Since our charge-balanced stimulus drew equal currents from VDDH and VSS, the dual half-wave rectification was efficient, and minimized discrete components within the package. Circuitry in the ASIC regulated VDDH and VSS to minimize power and provided accurate stimuli. The implant power supplies can run in two modes, +/- 8V, and +/- 4V. These relatively high voltages are dropped mostly across tissue; this is acceptable because of the low field due to the large distance to the GND return.

Figure 6 shows the secondary coil, VDDH and VSS with simultaneous FSK and LSK.

Figure 7 shows wireless data transmission to the retinal implant ASIC.
power is drawn from the coupled resonant system. Different attenuation strengths are shown, which allow for optimization of data and power transmission. In addition, the power supplies can be seen to be charging up from +/-4V on the left to +/-4.2V on the right, as power is drawn from the secondary coil via the Schottky diodes.

A final test was to transmit data to the chip using the RF transmitter. Data reception is demonstrated in Fig. 7, in which the top trace represents the chip’s sampling clock, the middle waveform represents the received data (which is valid at the rising edge of the sampling clock), and the bottom trace represents the data fed to the transmitter board.

C. Video Image Pre-Processing

We are currently developing image processing software for the retinal implant and the user interface that patients and clinicians will use together to adjust video pre-processing to achieve the best visual percepts. Images are captured by a glasses-mounted camera at 30 frames/sec and then sent to the external controller, where they are loaded into memory as a 640 x 480 color (RGB) image. They are then converted to grayscale (7-bit) and sent through a series of user-defined filters, chosen e.g. from contrast enhancement, edge extraction, blurring, and thresholding. After filtering, the image is down-sampled to >256 points, one for each electrode. The camera’s automatic gain control compensates for varying ambient light levels. The choice of which algorithms to use and what parameters to set for each filter is likely to vary across patients, across different lighting environments, and may also depend on the task that the user is performing. Figure 8 shows an illustration of what video processing might look like. The raw image is sent through a thresholding filter and then down-sampled, where each point is spatially aligned with the position of an electrode. Using our user interface, each filter can be turned on or off, and its parameters can be adjusted. The white box in the top left image of Fig. 8 represents a zoom window, allowing the user to zoom in or out on a scene. Currently, the image processing algorithms are implemented on a personal computer running C++/OpenCV. Depending on the extent of the image processing, we achieve frame rates from 5 to 20 frames/sec.

In the portable version of our device, we will implement these algorithms using a dedicated DSP to achieve sufficient computation speed in the embedded system. We anticipate that optimized patient input for image processing algorithms (and stimulation parameters, within safe limits) will be determined in an iterative fashion.

III. CONCLUSIONS AND FUTURE WORK

We have designed and extensively bench-tested a highly configurable, high-density neuro-stimulator ASIC in both wired and wireless configurations. This >256 channel device is appropriate for chronic implantation with our proven, minimally-invasive sub-retinal surgical implantation techniques, and its sophisticated LSK reverse telemetry features will enable optimization of stimuli for each patient. Extensive safety features have been implemented in this chip; driving software, GUI development, and image processing algorithms for the external system are under development, as we prepare for pilot human trials of our retinal prosthesis.

ACKNOWLEDGMENT

The authors thank W. Hansford and MOSIS, M. Lugin and M. Segien for custom layout work, G. Galanek and J. Dumser for administrative assistance, the Cornell Nano-fabrication staff, and S. Behan for his engineering expertise.

REFERENCES