ON-CHIP p-MOSFET DOSIMETRY

M. G. Buehler, B. R. Blaes, G. A. Soli, and G. R. Tardio
Jet Propulsion Laboratory
California Institute of Technology
Pasadena, CA 91109

ABSTRACT

On-chip p-FETs were developed to monitor the radiation dose of n-well CMOS ICs by monitoring threshold voltage shifts due to radiation induced oxide and interface charge. The design employs closed geometry FETs and a zero-biased n-well to eliminate leakage currents. The FETs are operated using a constant current chosen to greatly reduce the FET's temperature sensitivity. The dose sensitivity of these p-FETs is about \(-2.6 \text{ mV/krad(Si)}\) and the off-chip instrumentation resolves about 400 rad(Si)/bit. When operated with a current at the temperature-independent point, it was discovered that the pre-irradiation output voltage is about \(-1.5 \text{ V}\) which depends only on design-independent silicon material parameters. The temperature sensitivity is less than \(63 \text{ pV/°C}\) over a 70°C temperature range centered about the temperature insensitive point.

This appears to be the first time a p-FET dosimeter was fabricated in a fine-line, thin-oxide semiconductor technology.

The p-FET is biased to about \(-1.5 \text{ V}\) during measurement and is unbiased when not being measured. This approach to biasing is intended to provide a known bias environment at all times. In certain applications, the availability of spacecraft power is unpredictable. Thus, being unbiased during irradiation provides a known bias scenario.

On-chip dosimetry provides the advantage that the dose is measured directly next to the IC. This reduces the uncertainty inherent in dosimetry calculations which are complicated especially for highly shielded electronics.

1. INTRODUCTION

The use of FETs (Field-Effect Transistors) as dosimeters was pioneered by Holmes-Siedle [1]. A number of these devices have flown on earth bound satellites [2 - 4].

In recent years, p-FET dosimeters have been developed with specially-grown thick-gate oxides which have a large number of oxide traps. Sensitivities of \(>10 \text{ mV/krad(Si)}\) [5] have been achieved. The sensitivity to radiation can be enhanced by applying a large positive bias during radiation which forces more of the positive oxide charge to the interface. The sensitivity to temperature can be minimized by operating the p-FET with a current at the temperature-independent point [6, 7].

In this work, a p-FET dosimeter is developed under the constraint that the dosimeter be useful in predicting the radiation dose of an IC fabricated with a non-radiation hardened 1.2-μm CMOS process. As shown in Fig. 1, two p-FETs were fabricated on the RADMON (Radiation Monitor), which also includes an SEU-SRAM for monitoring particle upsets.

2. p-FET DESIGN

The RADMON, shown in Fig. 1, contains two p-FETs. The geometry of p-FET4 is \(W/L = 182/4 \text{ μm/μm}\) and p-FET8 is \(W/L = 182/8 \text{ μm/μm}\) where \(W\) and \(L\) are the channel width and length, respectively. The layout of the p-FET, shown...
in Fig. 2, features a closed geometry design where the drain completely surrounds the source. The closed geometry eliminates the bird's beak or channel-edge leakage encountered in a linear FET.

The schematic cross section of the device, shown in Fig. 3, indicates that the n-well and source are separated so they can operate at slightly different biases required by the operational amplifier, U1. This allows all the forced current to flow through the p-FET channel. Drain-to-well leakage is shunted to ground. Grounding the n-well is a departure from normal CMOS circuit operation where the n-well is normally connected to VDD.

In operation, all terminals of the p-FET are operated near ground except the drain which operates near VO = -1.5 V. During irradiation, the device is biased in the off state. The two RL resistors are used to bleed off any charge remaining on the p-FET. The instrumentation is calibrated by positioning the switch to CAL shown in Fig. 3. This replaces the p-FET with calibration resistor RC.

The p-FET constant drain current, ID, is established by VR and RI or ID = VR/RI. The output of amplifier U1 is scaled by U2 so that it makes maximum use of the range of the 8-bit ADC (Analog-to-Digital Converter). As seen in Fig. 3, the gate is connected to the drain. This insures that the p-FET is operated in saturation.

3. p-FET MODEL EQUATIONS

In saturation the p-FET drain current [7] is:

\( ID = \frac{B}{2} \left( \frac{-V_O + V_T}{1 + \theta(-V_O + V_T)} \right)^2 \)

where \( V_O \) is the p-FET output voltage, \( B = K_P \cdot W_e/L_e \), \( K_P = \mu \cdot C_0 \) and \( V_T \) is the p-FET threshold voltage. \( W_e = W - \Delta W \) and \( L_e = L - \Delta L \) are the effective channel width and length, respectively, \( \mu \) is the zero-field channel mobility, \( C_0 \) is the gate oxide capacitance per unit area, and \( \theta \) is the mobility electric-field degradation parameter.

The above equation was simplified by taking its square root. Then the \( \theta \) term was linearized using Taylor Series expansion:

\( \sqrt{ID} = \sqrt{B/2} (-V_O + V_T) \left[ 1 - \frac{\theta}{2}(-V_O + V_T) \right] \)

Expressions for the temperature and dose dependence of \( V_T \), \( B \), and \( \theta \) are given below. The equations are expanded about the reference temperature \( T_0 \). In these equations, the temperature and dose effects are assumed to be independent. That is, the equations do not include a dose-temperature product term.

The threshold voltage is described by:

\( V_T = V_{T0} + V_{TT}(T - T_0) + V_{TD} \cdot D \)

where \( D \) is the dose, \( V_{T0} \) is the threshold voltage at \( T_0 \) and \( B = 0 \), \( V_{TT} = \partial V_T / \partial T \bigg|_{T_0} \) and \( V_{TD} = \partial V_T / \partial D \bigg|_{T_0} \). The temperature and dose dependence [8] of \( \theta \) is given by:
1444

(4) \( B = \beta_0 (T/T_0)^{-n} + \beta_0 \cdot D \)

where \( \beta_0 \) is \( B \) evaluated at \( T_0 \) and \( D = 0 \), \( \beta_0 = \partial B/\partial D \mid_{D=0} \). \( n \) characterizes the mobility temperature dependence, and \( T \) is the absolute temperature. For \( \partial T = \partial B/\partial T = 0 \):

(5) \( B_T = \partial B/\partial T = -n \cdot B/T \)

The temperature and dose dependence of \( \Theta \) is given by:

(6) \( \Theta = \Theta_0 + \Theta_T \cdot (T - T_0) + \Theta_D \cdot D \)

where \( \Theta_0 \) is \( \Theta \) evaluated at \( T_0 \) and \( D = 0 \), \( \Theta_T = \partial \Theta/\partial T \mid_{D=T_0} \) and \( \Theta_D = \partial \Theta/\partial D \mid_{D=0} \).

4. p-FET TEMPERATURE EQUATIONS (INCLUDING \( \Theta \))

In this section the p-FET equations are derived including the \( \Theta \) parameter. This allows an accurate analysis at the operating or measurement temperature, \( T_m \). This temperature is usually different from the reference temperature, \( T_0 \). The measurement temperature, \( T_m \), might be the mean spacecraft operating temperature.

The p-FET output voltage follows from Eq. 2. The solution requires solving the equation which is quadratic in \( Y_0 \):

(7) \( V_0 = V_T - \frac{1}{\Theta_m} \cdot \left( 1 - \sqrt{1 - \Theta_m \cdot \sqrt{8 \cdot 1D_0/8}} \right) \)

The sign of the square root is negative which can be verified by evaluating this equation in the limit \( \Theta \to 0 \). The value of \( V_0 \) at \( T_m \) is calculated from:

(7a) \( V_{0m} = V_{Tm} - \frac{1}{\Theta_{m}} \cdot \left( 1 - \sqrt{1 - \Theta_m \cdot \sqrt{8 \cdot 1D_0/8}} \right) \)

The current, \( I_{Dm} \), at the measurement temperature is found from the above equation by setting \( \partial V_0/\partial T \mid_{T=T_m} = 0 \) and solving the resulting quadratic equation for \( I_{Dm} \):

(8) \( \sqrt{I_{Dm}^2 + A} - C = E \cdot \sqrt{1 + B \cdot \left( -C + A/4 \right)} \)

where

\( A = a^2 b/d^2 \)
\( B = b \)
\( C = c/d \)
\( d = a^2 \)
\( a = V_{Tm} + \Theta_m \cdot \sqrt{8 \cdot \Theta_{m}} \)
\( b = -\Theta_m \cdot \sqrt{8 \cdot \Theta_{m}} \)
\( c = \Theta_m \cdot \sqrt{8 \cdot \Theta_{m}} \)
(14) \( d = \left( 2B + \Theta_{m} \right) \cdot \left( n/\Theta_{m} \right) \cdot \left( \sqrt{2} \right) \)

The sign of the square root in Eq. 8 is positive for \( \Theta > 0 \) and negative for \( \Theta < 0 \).

5. p-FET TEMPERATURE EQUATIONS (\( \Theta = 0 \))

The equations derived in Section 4, include the \( \Theta \) parameter. Since \( \Theta \) is small, it is neglected in this section to gain physical insight into the meaning of the equations.

The p-FET IV characteristics are plotted in Fig. 4 using Eqs. 1, 3, and 4 for \( D = 0 \) and the parameters [7] listed in the Fig. 4. This figure shows that the so-called "temperature independent" point is in fact ill-defined when viewed in detail.

In this analysis, the most important p-FET parameter is \( V_0 \). Its temperature dependence is analyzed by expressing Eq. 2 as follows:

(17) \( V_0 = V_T - \sqrt{2} \cdot B \cdot 7 \)

The \( V_0 \) is calculated for \( D = 0 \) using Eqs. 3 and 4 and plotted in Fig. 5. These curves show that there is a point where \( V_0 \) is independent of temperature. This point is determined by differentiating Eq. 17 with respect to temperature and setting the result to zero. This leads to the simple expression for the measurement current:

(18) \( I_{Dm} = 2B \cdot V_T \cdot \sqrt{2/7} \)

The value for \( I_{Dm} = 19.2 \mu A \) was calculated using the parameters shown in Fig. 5. The five curves were plotted with \( D \) values that vary by one percent. This shows the effect of missing the target current of \( I_{Dm} \). As seen in the figure, the peak in the curve moves to higher temperatures as \( D \) increases. The value of \( V_0 \) changes by 0.25 percent for a one percent change in \( D \).

The temperature sensitivity of \( V_0 \) can be expressed simply by combining Eqs. 4, 5, 17, and 18 which leads to:

(19) \( V_{0T} = \partial V_0/\partial T = V_{Tm}/[1 + \left( T_m/T \right) \cdot 1-n/2] \)

This shows that \( V_{0T} = 0 \) at \( T = T_m \) for any \( n \) or \( V_{0T} = 0 \) for \( n = 2 \) for all \( T \).

The effect of temperature variations on \( V_{0T} \) is analyzed with the help of the horizontal line shown in Fig. 5. This line is 1 mV below the target value of \( V_{0T} = -1.5 \) V. The value of 1 mV was chosen because it is the same magnitude as the dose effects to be measured. The \( V_{0T} = -63 \mu V/\text{C} \) at point "a" and 63 \( \mu V/\text{C} \) at point "c" seen in Fig. 5. The temperature range between "a" and "c" is more than 70°C. This means that \( V_{0T} \) is less than \( \pm 63 \mu V/\text{C} \) over the 70°C temperature range centered at the measurement temperature, \( T_m \). This is a significant
The improvement in the uncompensated temperature sensitivity of $V_{TT} = 2 \text{ mV/°C}$ used in calculating Figs. 4 - 6.

The solution for $n = 2$ means that the curves shown in Fig. 5 have zero slope. For this case, the p-FET IV characteristics display a true temperature insensitive point as shown in Fig. 6.

$$\text{Figure 4. Expanded p-FET IV characteristics showing that the "temperature independent" point is not a point. Note } n \neq 2.$$ 

Next, $I_{D_m}$ is analyzed for design purposes by substituting $B_m = K_{P_m}W/L_e$ into Eq. 18; this leads to:

$$(20) \quad I_{D_m} = 2K_{P_m}(V_{TT}T_m/n)2W_{L_e}/L_e$$

This equation shows that $I_{D_m}$ depends on the silicon parameters, $K_{P_m}$, $V_{TT}$, and $n$, the measurement temperature, $T_m$, and the FET geometry. Thus, once the silicon parameters and $T_m$ are known, the designer is free to choose $I_{D_m}$ by adjusting $W$ and/or $L$.

Finally, $V_{O_m}$ is analyzed for design purposes by substituting Eqs. 5 and 18 into Eq. 17:

$$(21) \quad V_{O_m} = V_T - 2V_{TT}T_m/n$$

This equation shows that $V_{O_m}$ depends on the silicon parameters, $V_{O_p}$, $V_{TT}$, and $n$ and the measurement temperature, $T_m$. Note that $V_{O_m}$ is independent of FET W/L geometry. Thus the designer has no control over this value. In this study, the value for $V_{O_m}$ is about -1.5 V. With irradiation, $V_{O_m}$ becomes more negative. The initial $V_{O_m}$ value is important from an instrumentation stand point. Since the ADC shown in Fig. 3 has an input voltage range between 0 to 5 V, the pre-radiation value for $V_Z$ in Fig. 3 is set to zero volts by compensating $V_{O_m}$ by setting $R_0 = -R_{A-V_Z/V_{O_m}}$.

$$\text{Figure 5. The temperature and current dependence of the p-FET output voltage using Eq. 17.}$$

6. p-FET TEMPERATURE DATA ANALYSIS

The p-FETs were measured in packages in an oven using an hp4062 parametric test system. The temperatures are estimated to be accurate to within ±1°C. The measurements were obtained by forcing $V_O = 2 \text{ V}$ and measuring $I_D$. Then four additional currents were forced at $I_D = 0.2$-$I_D$, $I_D = 0.4$-$I_D$, $V_D = 0.6$-$V_D$, and $V_D = 0.8$-$V_D$. Once these values are determined, they are used throughout the rest of the measurements.

The experimental data, shown in Fig. 7, was fitted using the method of least squares. In
the analysis, the following parabolic equation was used. The coefficients of the equation were related to the parameters in Eq. 2:

\[ V_D = a_0 + a_1 V_O + a_2 V_O^2 \]

where

\[ a_0 = \sqrt{B/2} \cdot VT \cdot (1 - B \cdot VT / 2) \]

\[ a_1 = -\sqrt{B/2} \cdot (1 - B \cdot VT) \]

\[ a_2 = -\sqrt{B/2} \cdot B / 2. \]

The "a" parameters are used to obtain VT, B, and \( \theta \) for each IV curve. The VT solution was obtained by setting \( V_O = VT \) at \( ID = 0 \). This leads to a quadratic equation whose solution is:

\[ VT = \frac{a_1}{2a_2} \left(-1 + \sqrt{1 - 4a_0 a_1 / a_2} \right) \]

The sign of the square root is positive. This can be verified by setting \( B = 0 \) or \( a_2 = 0 \). The solution for \( \theta \) is:

\[ \theta = 2a_1 + 2a_2 \cdot VT \]

The IV points, shown in Fig. 7, were fitted using the above procedure. The B, VT, and \( \theta \) values are listed in Table 1 for three temperatures.

![Image](image.png)

Figure 7. 1.2-μm CMOS p-FET IV temperature response for flight chip number WI2P4C26.

The temperature parameters for VT and \( \theta \) were extracted by least squares fitting the data listed in Table 1 by using Eqs. 3 and 6. The temperature parameter for \( \theta \) was extracted using Eq. 4 after it was linearized by taking the logarithm. The temperature parameters are listed in Table 2.

Values for \( ID_m \) and \( VO_m \) were calculated using Eqs. 7a and 8 and the parameters listed in Table 2. The results are listed in Table 2 and plotted as the vertical and horizontal lines in Fig. 7.

<table>
<thead>
<tr>
<th>T (°C)</th>
<th>VT (V)</th>
<th>( \theta ) (mA/°C^2)</th>
<th>( \theta ) (1/°C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>30</td>
<td>-0.874</td>
<td>1.100</td>
<td>0.056</td>
</tr>
<tr>
<td>75</td>
<td>-0.800</td>
<td>0.891</td>
<td>0.041</td>
</tr>
<tr>
<td>125</td>
<td>-0.703</td>
<td>0.708</td>
<td>0.027</td>
</tr>
</tbody>
</table>

Table 2. Flight p-FET Parameters (\( T_0 = 300 \) K, \( T_m = 10^\circ \)C, WI2P4C26)

<table>
<thead>
<tr>
<th>PARAM</th>
<th>UNITS</th>
<th>MEAN</th>
<th>STDEV</th>
</tr>
</thead>
<tbody>
<tr>
<td>( X_0 )</td>
<td>nm</td>
<td>21.8*</td>
<td></td>
</tr>
<tr>
<td>( W )</td>
<td>um</td>
<td>182</td>
<td></td>
</tr>
<tr>
<td>( L )</td>
<td>um</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>( \Delta L )</td>
<td>um</td>
<td>0.3459*</td>
<td></td>
</tr>
<tr>
<td>( VT_0 )</td>
<td>V</td>
<td>-0.8821±0.0051</td>
<td></td>
</tr>
<tr>
<td>( VT )</td>
<td>mV/°C</td>
<td>1.8002±0.0800</td>
<td></td>
</tr>
<tr>
<td>( \Theta_D )</td>
<td>mA/°C^2</td>
<td>1.1240±0.0110</td>
<td></td>
</tr>
<tr>
<td>( K_P )</td>
<td>μA/°C</td>
<td>24.7041±0.2423</td>
<td></td>
</tr>
<tr>
<td>( \Theta_T )</td>
<td>(μA/°C^2)/°C</td>
<td>-6.0471</td>
<td></td>
</tr>
<tr>
<td>( \Theta_T )</td>
<td>(1/°C)^2</td>
<td>0.0571±0.0013</td>
<td></td>
</tr>
<tr>
<td>( \Theta_T )</td>
<td>(1/kV)/°C</td>
<td>-0.3153±0.0210</td>
<td></td>
</tr>
<tr>
<td>( VT_m )</td>
<td>V</td>
<td>-0.9125</td>
<td></td>
</tr>
<tr>
<td>( D_m )</td>
<td>mA/°C^2</td>
<td>1.2339</td>
<td></td>
</tr>
<tr>
<td>( \Theta_m )</td>
<td>1/°C</td>
<td>0.0624</td>
<td></td>
</tr>
<tr>
<td>( \Theta_m )</td>
<td>(μA/°C^2)/°C</td>
<td>-6.6384</td>
<td></td>
</tr>
<tr>
<td>( ID_m )</td>
<td>μA</td>
<td>244.2</td>
<td></td>
</tr>
<tr>
<td>( VO_m )</td>
<td>V</td>
<td>-1.554</td>
<td></td>
</tr>
</tbody>
</table>

* MOSIS supplied parameter.

7. p-FET DOSE DATA ANALYSIS

The p-FET dose dependence was determined using Cobalt-60 irradiation. The devices were irradiated with their lids on, at room temperature, at 1 rad/sec, and at zero bias. The p-FETs were measured at room temperature within 15 minutes after the Cobalt-60 irradiation. The p-FET were also annealed at room temperature for times measured after the final irradiation. The p-FET irradiation results, shown in Fig. 8, were fitted using Eq. 22. This produced a
set of VT, B, and θ values for each dose value. These values are plotted in Figs. 9 to 11 for four p-FETs. The radiation results are listed in Table 3 for one of the p-FETs.

The VT values, plotted in Fig. 9, show a high degree of linearity during irradiation and a slight recovery with anneal. The group average slope of the VT vs dose curve during irradiation is \( VT_D = -1.698 \pm 0.038 \) mV/krad(Si). The shift in VT with radiation is consistent with the build up of positive oxide charge and interface states. The slight recovery of VT during room temperature anneal is consistent with the slight loss of oxide charge. The interface state density is stable as seen by the flat response of the mobility during anneal.

The B values were converted to zero-field hole channel mobility using:

\[
\mu = \frac{(L - AL) \cdot B}{(W \cdot C_0)}
\]

In this analysis, the value for \( C_0 \) was calculated using the MOSIS supplied value for the gate-oxide thickness, \( X_0 = 21.8 \) nm.

Table 3. Ground Test p-FET Cobalt-60 Radiation Parameters for Chip Number W12P4C05

<table>
<thead>
<tr>
<th>PAR.</th>
<th>UNITS</th>
<th>MEAN</th>
<th>STDEV</th>
</tr>
</thead>
<tbody>
<tr>
<td>VT_D</td>
<td>mV/krad(Si)</td>
<td>-1.674±0.004</td>
<td></td>
</tr>
<tr>
<td>B_D</td>
<td>µA/V²/krad(Si)</td>
<td>-3.585±0.164</td>
<td></td>
</tr>
<tr>
<td>K_D</td>
<td>µA/V²/krad(Si)</td>
<td>0.079±0.004</td>
<td></td>
</tr>
<tr>
<td>G_D</td>
<td>1/kV/krad(Si)</td>
<td>-1.184±0.018</td>
<td></td>
</tr>
<tr>
<td>VO_Dm</td>
<td>mV/krad(Si)</td>
<td>-2.591±0.018</td>
<td></td>
</tr>
</tbody>
</table>

Figure 8. 1.2-µm CMOS p-FET IV dose/anneal response for chip number W12P4C05.

Figure 9. Four 1.2-µm CMOS p-FET threshold voltage dose/anneal responses.

Figure 10. Four 1.2-µm CMOS p-FET hole mobility dose/anneal responses.

Figure 11. Four 1.2-µm CMOS p-FET theta dose/anneal responses.
The data, shown in Figure 10, are clustered according to the p-FET's W/L ratios. This ratio is designated by the "P" number given in the wafer number listed in the figure. That is, for P4 the ratio is W/L = 182/4 μm/μm and for P8 the ratio is W/L = 182/8 μm/μm. This dependence on the W/L ratio does not affect the output voltage, for VO is geometry independent as seen in Eq. 21.

As seen in the Fig. 10, μ is stable after annealing. The build up of positively charged interface states during irradiation degrades the mobility due to the increase in channel scattering centers [9]. Since the mobility does not anneal at room temperature, the interface state density is stable.

The θ values, shown in Fig. 11, are clustered according to the p-FET W/L ratios. The characteristics show no annealing, which indicates that the interface state density is stable during annealing.

The θ parameter represents the curvature term for the parabolic equation given in Eq. 2. The curvature is difficult to see in Fig. 8 because d is very small. As seen in Fig. 8, the maximum value for θ is 0.061/V. The influence of θ in Eq. 2 is less than 3 percent because it enters as θ/2. This small value for θ justifies the use of the Taylor Series expansion in simplifying Eq. 2.

As shown in Fig. 11, θ is positive at low dose and negative after high dose and anneal. The sign of θ indicates the direction of the √ID vs VO parabola given by Eq. 2. This point is illustrated in Fig. 12. For θ > 0 the parabola points down and for θ < 0 the parabola points up. For θ = 0, the √ID vs VO relationship is a straight line.

The device dose sensitivity is derived in this section. Since the dose is measured at the constant current, ID, the radiation dose sensitivity of VO is greater than VT. This is evident in Fig. 8 where the spread in the curves is wider at ID = ID than at ID = 0 due to the dose dependence of the mobility.

In this section the output-voltage dose sensitivity, VOm, for θ = 0 is calculated by differentiating Eq. 17 with respect to dose at ID = ID. Then ID, given in Eq. 18, is substituted into the result. The output-voltage dose sensitivity is:

\[ VO_{m} = \frac{dVO}{dD} = \frac{VT-D_0}{C_{Tm}} \]

A value for VOm = -2.59 mV/krad(Si) was calculated using the values listed in Tables 2 and 3. This result is considerably larger than VT = -1.67 mV/krad(Si).

The output voltage for the four p-FET samples is shown in Fig. 13. This plot was obtained from data sets like those shown in Fig. 8 where the VO values were taken at ID = ID. The data shows a nearly linear rise in VO with dose and a slight annealing effect.

The similarity of the data is remarkable considering the p-FET samples came from different wafers from the same run. This means that the sample set can be assumed to be uniform and that the results can be used to calibrate the flight parts which, of course, can not be irradiated on the ground.
For the circuitry shown in Fig. 3, which uses an 8-bit ADC to span 100 krad(Si), the resolution is \(100k/256 = 390 \text{ rad(Si)/bit}\). This means that the p-FET dosimeter can easily resolve a dose of 1 krad(Si).

9. CONCLUSION

The use of on-chip p-FET dosimeters has been established and provides a radiation sensitivity of \(-2.6 \text{ mV/krad(Si)}\) for the 1.2-\(\mu\)m CMOS used in this study. The temperature dependence is less than \(\pm 3 \text{ \mu V/°C}\) over a temperature range of 70°C centered about the p-FET temperature independent point. At this point, the pre-irradiation output voltage was determined to be about \(-1.5 \text{ V}\) and this value is design independent. The use of on-chip p-FETs provides a direct measure of the radiation dose experienced by the associated CMOS IC.

REFERENCES


ACKNOWLEDGMENTS

The research described herein was performed by the Center for Space Microelectronics Technology, Jet Propulsion Laboratory, California Institute of Technology, and was sponsored by the Ballistic Missile Defense Organization, Innovative Science and Technology Office. The RADMON was designed for use on the STRV (Space Technology Research Vehicle) to be launched in 1994. The authors are indebted to MOSIS for brokering the CMOS fabrication and to one of the reviewers who pointed out that this is the first time a p-FET dosimeter has been fabricated in the fine-line, thin-oxide semiconductor technology. File: NSRE3625.DOC